#### **CECS 530 - Lab 3**

## "Register File"

Due date: 09/29/20

Student Name: Neha Bhoi

Student ID: 026627560

I certify that this submission is my original work

# N. N. Bhoi -

Your signature or electronic signature

Lab Report: Lab Assignment 3 - "Register file"

Goal: The goal of this lab assignment is to simulate Register file which has collection of 32 registers. The size of each register is 64 bits wide. Also, we have to support R type ALU Instruction. A register file is an array of processor registers in a central processing unit (CPU). Refer below figure, depending upon the value of control signal (write enable) we can read from register file or right to register file.



- 2. **Steps:** Below are the steps involved in this lab assignment:
  - **a.** Design register file using register address inputs rd\_addr\_1 , rd\_addr\_2 and wr\_addr 5 which are 5 bit wide, data input 64 bits wide and input control input. It will store the values in 32 register.
  - **b.** Design combine RF with ALU. Where ALU read data from register file and perform operation on it.
  - **c.** Design write back logic which will store the ALU result back to register file.

- 3. **Results:** The result of the lab is shown in the below screen shot of the simulation.
  - a. Simulation of register file



Figure 1. Register File

Register file operation parameters are:

- Input clk, reset, wr en 1 bit
- Input rd\_addr\_1, rd\_addr\_2, wr\_addr 5 bit
- Input d in 64 bit
- Output d\_out\_1, d\_out\_2 64 bit

Below screen shot show the waveform for input and output parameters of Register file.



### b. Simulation of register file with ALU



Figure 2. Register File feeding ALU

### Register file with ALU operation parameters are:

- input ALUOp 2 bits
- input Opcode\_field 11 bits
- input clk 1 bit
- input reset 1 bit
- input wr\_en 1 bit
- input rd\_addr\_1, rd\_addr\_2, wr\_addr 5 bits
- input d\_in 64 bits
- output ALU\_result 64 bits
- output Zero 1 bit

Below screen shot show the waveform for input and output parameters of Register file with ALU.



 c. Simulation of Write back.



Register file with ALU and write back operation parameters are:

- input ALUOp 2 bits
- input Opcode\_field 11 bits
- input clk 1 bit
- input reset 1 bit
- input wr\_en 1 bit
- input rd\_addr\_1, rd\_addr\_2, wr\_addr 5 bits
- input d\_in 64 bits
- output ALU\_result 64 bits
- output Zero 1 bit
- input WB 1 bit

Below screen shot show the waveform for input and output parameters of Register file with ALU and write back.



Here we have introduced one input called write back. If the this signal is set the module is loading the value at ALU\_result output to the write register specified by wr\_addr. This implementation is simulation R-type instruction. In the teste bench we are simulation below instruction :

ADD X1, X2, X3

Where, 5 and 10 are source register and 12 is the destination register.

4. **Conclusion:** This assignment was an introduction to the basic implementation of register file with ALU and write back feature to support R-type instruction. I have learned how to create array of register in Verilog.